Part # 74LS166 datasheet

Part Manufacturer: Motorola


Part Description: 74LS166

Part Details:

SN54/74LS166 8-BIT SHIFT REGISTERS The SN54L/ 74LS166 is an 8-Bit Shift Register. Designed with all inputs buffered, the drive requirements are lowered to one 54 / 74LS standard load.By utilizing input clamping diodes, switching transients are minimized andsystem design simplified. The LS166 is a parallel-in or serial-in, serial-out shift register and has a 8-BIT SHIFT REGISTERS complexity of 77 equivalent gates with gated clock inputs and an overridingclear input. The shift/load input establishes the parallel-in or serial-in mode. LOW POWER SCHOTTKY When high, this input enables the serial data input and couples the eightflip-flops for serial shifting with each clock pulse. Synchronous loading occurson the next clock pulse when this is low and the parallel data inputs areenabled. Serial data flow is inhibited during parallel loading. Clocking is doneon the low-to-high level edge of the clock pulse via a two input positive NORgate, which permits one input to be used as a clock enable or clock inhibit J SUFFIX function. Clocking is inhibited when either of the clock inputs are held high, CERAMIC holding either input low enables the other clock input. This will allow the CASE 620-09 system clock to be free running and the register stopped on command with 16 1 the other clock input. A change from low-to-high on the clock inhibit inputshould only be done when the clock input is high. A buffered direct clear inputoverrides all other inputs, including the clock, and sets all flip-flops to zero.· Synchronous Load N SUFFIX · Direct Overriding Clear PLASTIC · Parallel to Serial Conversion CASE 648-08 16 1 PARALLEL PARALLEL INPUTS SHIFT/ INPUT OUTPUT VCC LOAD H QH G F E CLEAR D SUFFIX 16 15 14 13 12 11 10 9 SOIC 16 CASE 751B-03 1 SHIFT/ H QH G F E LOAD

Please click the following link to download the datasheet:

74LS166.pdf Datasheet